Create Email Alert

ⓘ There was an unexpected error processing your request.

Please refresh the page and try again.

If the problem persists, please contact us with your issue.

Email address is already registered

You can always manage your preferences and update your interests to ensure you receive the most relevant opportunities.

Would you like to [visit your alert settings] now?

Success! You're now signed up for Job Alerts

Get ready to discover your next great opportunity.

Similar Jobs

  • Apple

    Custom Circuit Methodology Engineer

    Cupertino, CA, United States

    • Ending Soon

    Custom Circuit Methodology Engineer Cupertino,California,United States Hardware **Add a favorite** To view your favorites, sign in with your Apple ID. Sign In Don’t have an Apple ID? + Create one now + Forgot your Apple ID or password? Submit Resume Custom Circuit Methodology Engineer Back to search results **Summary** Posted:Feb 20,

    Job Source: Apple
  • Apple, Inc.

    Custom Circuit Methodology Engineer

    Cupertino, CA, United States

    • Ending Soon

    Summary Posted: Feb 20, 2024 Role Number: 200451396 Do you love creating elegant solutions to highly complex challenges? Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, you'll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You

    Job Source: Apple, Inc.
  • NVIDIA Corporation

    Senior Timing Methodology Engineer

    Santa Clara, CA, United States

    Senior Timing Methodology Engineer page is loaded Senior Timing Methodology Engineer Apply locations US, CA, Santa Clara time type Full time posted on Posted 2 Days Ago job requisition id JR1973024 NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of

    Job Source: NVIDIA Corporation
  • NVIDIA Corporation

    Senior CAD Engineer, Custom Circuit Designers

    Santa Clara, CA, United States

    • Ending Soon

    Senior CAD Engineer, Custom Circuit Designers page is loaded Senior CAD Engineer, Custom Circuit Designers Apply locations US, CA, Santa Clara US, TX, Austin US, OR, Hillsboro time type Full time posted on Posted 3 Days Ago job requisition id JR1981384 NVIDIA is searching for a highly motivated, excellent CAD

    Job Source: NVIDIA Corporation
  • Apple, Inc.

    CAD Engineer - Timing for Gate-Level Flows & Methodologies

    Cupertino, CA, United States

    Summary Posted: Oct 5, 2023 Role Number: 200508568 Do you love creating elegant solutions to highly complex challenges? Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, you'll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You'

    Job Source: Apple, Inc.
  • Apple, Inc.

    CAD Engineer - Circuit Simulation Flow & Methodology

    Sunnyvale, CA, United States

    • Ending Soon

    Summary Posted: Feb 27, 2024 Role Number: 200515116 Technologies group, you'll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You'll ensure Apple products and services can seamlessly and efficiently handle the tasks that make them beloved by millions. Joining this group means y

    Job Source: Apple, Inc.
  • Apple, Inc.

    CAD Engineer - Custom EM/IR Flow & Methodology

    Sunnyvale, CA, United States

    • Ending Soon

    Summary Posted: Feb 15, 2024 Role Number: 200538579 Do you love creating elegant solutions to highly complex challenges? Do you intrinsically see the importance in every detail? As part of our Silicon Technologies group, you'll help design and manufacture our next-generation, high-performance, power-efficient processor, system-on-chip (SoC). You

    Job Source: Apple, Inc.
  • Saicon Consultants, Inc.

    Silicon Design Engineer

    Santa Clara, CA, United States

    • Ending Soon

    Silicon Design Engineer Location:Santa Clara (onsite), CA Posted On: 03/06/2024 Requirement Code: 67100 Requirement Detail SENIOR SILICON DESIGN ENGINEER THE ROLE: This is a Physical Design Engineering role that will require to take the design from RTL to GDS with synthesis, Place n Route, timing, and Physical Verification THE PERSON: Strong co

    Job Source: Saicon Consultants, Inc.

Senior Timing Methodology Engineer, Custom Circuits

Santa Clara, CA, United States

Senior Timing Methodology Engineer, Custom Circuits page is loaded Senior Timing Methodology Engineer, Custom Circuits Apply locations US, CA, Santa Clara time type Full time posted on Posted 3 Days Ago job requisition id JR1980477 NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to resolve, that only we can seek, and that matter to the world. This is our life’s work, to amplify human inventiveness and intelligence.

We are seeking an innovative Senior Timing Methodology Engineer to help drive sign-off strategies for the world's leading GPUs and SoCs. This position is a broad opportunity to optimize performance, yield, and reliability through increasingly comprehensive modeling, informative analysis, and automation. This work will influence the entire next generation computing landscape through critical contributions across NVIDIA's many product lines ranging from consumer graphics to self-driving cars and the growing domain of artificial intelligence! We have crafted a team of highly motivated people whose mission is to push the frontiers of what is possible today and define the platform for the future of computing. If you are fascinated by the immense scale of precision, craftsmanship, and artistry required to make billions of transistors function on every die at technology nodes as deep as 5 nm and beyond, this is an ideal role.

What You'll Be Doing:

Develop Timing sign-off flows, constraints and QOR metrics for custom macro design at transistor level along with ones using standard cells and custom designs.

Validating the timing of custom circuit design using NanoTime and various spice simulations.

The timing analysis will include the application of variation and statistical parameters in timing-analysis. The QOR data generation will include IR drop, PVT and impact of variation models POCV,AOCV, Moments, wire-variation etc.

What We Need To See:

MS (or equivalent experience) in Electrical or Computer Engineering with 5+ years experience in ASIC Design and Timing.

Proven understanding of circuit design and spice simulations. Hands-on experience in advanced CMOS technologies, design with FinFET technology 5nm/3nm/2nm and beyond.

Good understanding of circuit design styles in CMOS: domino circuits, high speed clocking, clock muxing circuits etc and how to verify them at circuit level in both spice and transistor level sta.

Understanding crosstalk, noise, OCV, timing margins. Familiarity with Clocking specs: jitter, IR drop, crosstalk, spice analysis. Should have a good understanding of .libs and usage of .libs in Nanotime as well as PT.

Expertise in coding- TCL, Python. Must have hands-on experience with NanoTime static timing analysis, its algorithms and associated circuit constraint checks. Should be able navigate Cadence Virtuoso schematics. Familiarity with industry standard ASIC tools: PT, etc.

Strong communications skill and good standout colleague

With competitive salaries and a generous benefits package, NVIDIA is widely considered to be one of the technology world’s most desirable employers. We welcome you join our team with some of the most hard-working people in the world working together to promote rapid growth. Are you passionate about becoming a part of a best-in-class team supporting the latest in GPU and AI technology? If so, we want to hear from you..

The base salary range is 124,000 USD - 195,500 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. You will also be eligible for equity and benefits . NVIDIA accepts applications on an ongoing basis.

NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law. Similar Jobs (5) Senior Timing Methodology Engineer locations US, CA, Santa Clara time type Full time posted on Posted 8 Days Ago Senior Timing Methodology Engineer locations US, CA, Santa Clara time type Full time posted on Posted 30+ Days Ago Senior Clocks Methodology Engineer locations US, CA, Santa Clara time type Full time posted on Posted 30+ Days Ago

NVIDIA pioneered accelerated computing to tackle challenges no one else can solve. Our work in AI and the metaverse is transforming the world's largest industries and profoundly impacting society.

#J-18808-Ljbffr

Apply

Create Email Alert

Create Email Alert

Senior Timing Methodology Engineer, Custom Circuits jobs in Santa Clara, CA, United States

ⓘ There was an unexpected error processing your request.

Please refresh the page and try again.

If the problem persists, please contact us with your issue.

Email address is already registered

You can always manage your preferences and update your interests to ensure you receive the most relevant opportunities.

Would you like to [visit your alert settings] now?

Success! You're now signed up for Job Alerts

Get ready to discover your next great opportunity.